SciELO - Scientific Electronic Library Online

 
vol.53 issue1Flatness measurement using a grazing incidence interferometer author indexsubject indexsearch form
Home Pagealphabetic serial listing  

Services on Demand

Journal

Article

Indicators

Related links

  • Have no similar articlesSimilars in SciELO

Share


Revista mexicana de física

Print version ISSN 0035-001X

Abstract

MENDOZA-HERNANDEZ, F  and  LINARES-ARANDA, M. A noise tolerant technique for submicron dynamic digital circuits. Rev. mex. fis. [online]. 2007, vol.53, n.1, pp.72-82. ISSN 0035-001X.

Signal integrity issues are a main concern in high performance circuits due to technological advancement. The smaller size of the CMOS transistors together with the increasing use of dynamic logic has brought signal integrity issues to the forefront. Hence it is necessary to develop noise-tolerant circuit techniques that will tolerate noise effects with slight performance penalties. In this paper a new noise tolerant dynamic digital circuit technique is proposed and demonstrated. Simulation results for CMOS AND gate show that the proposed technique has an improvement in the ANTE metric of 3.4x over conventional dynamic logic. A one-bit carry look-ahead adder implemented with the proposed technique has been designed and fabricated using an AMS 0.35 μm CMOS N-well process. The experimental results show the noise immunity improvements of ANTE by 2.1x over the conventional dynamic circuit.

Keywords : Crosstalk; noise tolerance; CMOS integrated circuits.

        · abstract in Spanish     · text in English     · English ( pdf )

 

Creative Commons License All the contents of this journal, except where otherwise noted, is licensed under a Creative Commons Attribution License