Servicios Personalizados
Revista
Articulo
Indicadores
- Citado por SciELO
- Accesos
Links relacionados
- Similares en SciELO
Compartir
Revista mexicana de física
versión impresa ISSN 0035-001X
Resumen
MEDEL DE GANTE, A.T; ACEVES-MIJARES, M y CERDEIRA, A. Design of a JFET and radiation PIN detector integrated on a high resistivity silicon substrate using a high temperature process. Rev. mex. fis. [online]. 2006, vol.52, suppl.2, pp.50-53. ISSN 0035-001X.
In this work, a fabrication process with a PIN diode integrated in a high resistivity silicon wafer is presented. This process uses high temperature thermal treatments to improve the JFET characteristics. Using simulation programs and statistical tools, the contribution of diverse process steps on the characteristics of the JFET manufactured in the same wafer with a PIN diode are evaluated. The use of thermal treatments has a significant impact on the JFET characteristics. The proposed JFET design offers an improved solution for the integration of JFETs on high resitivity silicon wafers.
Palabras llave : JFET; PIN; thermal treatments.