SciELO - Scientific Electronic Library Online

 
vol.10 número2Convergencia de Estimadores a Mínimo de Entropía Robustos: Aplicaciones en Instrumentación y al PDSAgentes Autónomos en Ambientes de Cómputo Colaborativos Ubicuos índice de autoresíndice de materiabúsqueda de artículos
Home Pagelista alfabética de revistas  

Servicios Personalizados

Revista

Articulo

Indicadores

Links relacionados

  • No hay artículos similaresSimilares en SciELO

Compartir


Computación y Sistemas

versión On-line ISSN 2007-9737versión impresa ISSN 1405-5546

Resumen

ZUNIGA GRAJEDA, Virgilio; FEREGRINO URIBE, Claudia  y  CUMPLIDO PARRA, Rene. Parallel Hardware/Software Architecture for the BWT and LZ77 Lossless Data Compression Algorithms. Comp. y Sist. [online]. 2006, vol.10, n.2, pp.172-188. ISSN 2007-9737.

Nowadays, the use of digital communication systems has increased in such a way that network bandwidth is affected. This problem can be solved by implementing data compression algorithms in communication devices to reduce the amount of data to be transmitted. However, the design of large hardware data compression models implies to consider an efficient use of the silicon area. This work proposes the conjunction of two different hardware lossless data compression approaches which share common hardware elements. The project also involves the design of a hardware/software architecture to exploit parallelism increasing execution speed while keeping flexibility. A custom coprocessor unit executes the compute-intense tasks of the Burrows-Wheeler Transform and the Lempel-Ziv lossless data compression schemes. This coprocessor unit is controlled by a SPARC V8 compatible general purpose microprocessor called LEON2.

Palabras llave : Data compression; Burrows-Wheeler Transform; Lempel-Ziv; Coprocessor; LEON2.

        · resumen en Español     · texto en Inglés     · Inglés ( pdf )

 

Creative Commons License Todo el contenido de esta revista, excepto dónde está identificado, está bajo una Licencia Creative Commons